## BRAC UNIVERSITY Department of Computer Science and Engineering

Examination: ##
Duration: 90 minutes

Semester: Summer24 Full Marks: ##

## CSE 340: Computer Architecture

| Section: |
|----------|
|          |

| 1 |     | a. | Convert -111011.11011 x 2 <sup>12</sup> in 26-bit IEEE-754 format where,        |     |
|---|-----|----|---------------------------------------------------------------------------------|-----|
|   |     |    | i. Size of the fraction field is 13 bits.                                       | 3   |
|   |     |    | ii. Size of the fraction field is 17 bits.                                      | 3   |
|   |     |    | Show the equivalent Hex representation of your conversions.                     |     |
|   |     |    | iii. Suppose you plan to use the converted number in a subsequent calculation   | 2   |
|   |     |    | where precision is crucial. Given the choice between the two IEEE formats (with |     |
|   |     |    | 13-bit and 17-bit fraction fields), which format would provide a more accurate  |     |
|   | COI |    | conversion for your calculation?                                                |     |
|   |     | b. | i. Multiply 0.082 and 0.198 using IEEE-754 single precision floating point      | 3   |
|   |     |    | representation.                                                                 |     |
|   |     |    | ii. Show the status of the result (overflow or underflow or none).              | 1   |
|   |     |    | Consider 7 decimal digits when you are converting from decimal to binary.       |     |
|   |     | c. | Subtract -6.55 from 15.21 using IEEE-754 single-precision floating-point        | 3   |
|   |     |    | representation.                                                                 |     |
|   |     |    | Consider 5 decimal digits when you are converting from decimal to binary.       |     |
| 2 |     | a. | Suppose that in a buggy implementation of the RISC V datapath, the AND gate     |     |
|   |     |    | for the branching decision was replaced with an XNOR gate. Describe how this    |     |
|   |     |    | error would affect the execution of the                                         |     |
|   |     |    | following instruction.                                                          |     |
|   |     |    | i. OR x1, x2, x3 [3 points]                                                     |     |
|   | CO3 |    | ii. BNE x1, x2, target [3 points]                                               |     |
|   |     |    |                                                                                 |     |
|   |     |    |                                                                                 | 3+3 |
|   |     | b. | Design a single cycle datapath with a control unit and control signals for the  | 5   |
|   |     |    | below instruction. BNE X <sub>10</sub> , X <sub>21</sub> , Label1               |     |

